Oct. 13 - Oct. 15, 2004

| Session                  | Day                | Time  | Title                                                                                                              | Author                                                                                                                        |  |  |
|--------------------------|--------------------|-------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| Special Session 1        | 13                 | 9:00  | Opening Ceremony                                                                                                   |                                                                                                                               |  |  |
| Special Session 2        | 13                 | 9:40  | Analog Technologies for the Ubiquitous Society of the Future                                                       | Dr. Masao Hotta (General Manager, Renesas Technology Corp, Japan)                                                             |  |  |
| Coffee Break             | Coffee Break 10:30 |       |                                                                                                                    |                                                                                                                               |  |  |
| Special Session 2        | 13                 | 10:50 | Vision about the Role of Analog and Mixed-Signal Design in the Future IC Industry                                  | Prof. José Franca (President and CEO, Chipidea Microelectronica, SA., Portugal)                                               |  |  |
|                          |                    | 11:40 | Data Converters for Communications: Opportunities and Challenges for Architectures and Analog Design               | Prof. Franco Maloberti ( Chair Professor, The University of Texas at Dallas, USA)                                             |  |  |
| Lunch                    |                    | 12:30 |                                                                                                                    |                                                                                                                               |  |  |
|                          | 13                 | 14:00 | Four-quadrant Multiplying Approach with Low Distortion Voltage-to-Current Convertor in Saturation                  | Masakazu Mizokami, Kawori Takakubo, and Hajime Takakubo (Chuo University)                                                     |  |  |
|                          |                    | 14:20 | Low Distortion OTA with MOSFETs Operating in Deep Triode Region                                                    | Kawori Takakubo, Shunsuke Ikeda, and Hajime Takakubo (Meiji University)                                                       |  |  |
| Analog Building Blocks 1 |                    | 14:40 | The Design of a High-speed Low-power CMOS Current Comparator                                                       | X.M. Wang, and H.L. Kwok (University of Victoria)                                                                             |  |  |
|                          |                    | 15:00 | A Novel Clock Booster Circuit with a Variable Boosting Ratio                                                       | Hirokazu Shimizu, Akira Hyogo, and Keitaro Sekine (Tokyo University of Science)                                               |  |  |
|                          |                    | 15:20 | Low-Voltage Single-Ended Biquad Low-Pass Filter Using Switched-Opamp and The Simulation Method by This Macro Model | Takahiro Ishii, Hirokazu Shimizu, Akira Hyogo, Koji Tomioka, Tsuyoshi Kaneko and Keitaro Sekine (Tokyo University of Science) |  |  |
| Coffee Break             | •                  | 15:40 |                                                                                                                    |                                                                                                                               |  |  |
|                          | 13                 | 16:00 | Phase Noise Characteristics in Extremely Low Phase Noise Oscillator                                                | Yukinori Sakuta, and Yoshihumi Sekine (Nihon University)                                                                      |  |  |
| Oscillator               |                    | 16:20 | MOS Transistor Oscillator with Linear Current-Frequency Characteristic                                             | Kazuya Yoshizaki, Shigetaka Takagi, and Nobuo Fujii (Tokyo Institute of Technology)                                           |  |  |
|                          |                    | 16:40 | Analysis and Measurement of Injection-Lockable Oscillators for High Gain, High Q Applications                      | Peter Popplewell, Rony E. Amaya, Mark Cloutier, and Calvin Plett (Carleton University)                                        |  |  |
|                          |                    | 17:00 | A 2-GHz CMOS Complimentary LC Voltage Controlled Oscillator with Quadrature Outputs                                | Ryutaro Saito, Akira Hyogo, and Keirato Sekine (Tokyo University of Science)                                                  |  |  |
|                          |                    | 17:20 | A Performance Prediction of Clock Generation PLLs: A Ring Oscillator Based PLL and An LC Oscillator Based PLL      | Takahito Miyazaki, Masanori Hashimoto, and Hidetoshi Onodera (Kyoto University)                                               |  |  |
|                          |                    | 17:40 | Novel Architecture for Ultra Low Complexity Mixed-Signal DLL                                                       | Gordon Allan, and John Knight (Carleton University)                                                                           |  |  |

Welcome Dinner 13 18:30

Oct. 13 - Oct. 15, 2004

| Analog Building Blocks 2 | 14 | 9:00  | Low Voltage Compressing Circuit for Voltage Feedback Type Companding Integrator                                            | Makoto Yamagata, and Nobukazu Takai (Tokyo Polytechnic University)                                                               |
|--------------------------|----|-------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|                          |    | 9:20  | CMOS Log-Domain Integrator with DC Gain Improved                                                                           | Ippei Akita, Kazuyuki Wada, and Yoshiaki Tadokoro (Toyohashi University of Technology)                                           |
|                          |    | 9:40  | CMOS Linear-Voltage-Output Temperature Sensor based on Characteristic of Zero-<br>Temperature-Coefficient Point            | Hidetoshi Ikeda, Kawori Takakubo, and Hajime Takakubo (Chuo University)                                                          |
|                          |    | 10:00 | On the Performance and Use of the Improved Source Follower Buffer                                                          | Harri Rapakko, and Juha Kostamovaara (University of Oulu)                                                                        |
| Coffee Break             |    | 10:20 |                                                                                                                            | -                                                                                                                                |
|                          | 14 | 10:40 | A Charge Control Model of Power BJTs                                                                                       | Dzhekov A. Tomislav, and Raleva J. Katerina (Cyril and Methodius University)                                                     |
|                          |    |       | Low-Voltage Current Feed-back Amplifier                                                                                    | Kobchai Dejhan, and Sompong Wisetphanichkij (King Mongkuit's Institue of Technolygy, Ladkrabang (KMITL))                         |
|                          |    |       | A Low Voltage MOS Translinear Loop Using Current-Transferable Voltage Follower                                             | Hiroki Sato, Motoki Nagata, Akira Hyogo, and Keitaro Sekine (Tokyo University of Science)                                        |
|                          |    |       | 1-V Square-Root Domain Filters Design Based on Modified Electronically Simulated Translinear Loop and State-Space Approach | Yi-Ching Wu, Hsin-Hung Ou, Kuo-Cheng Yu, and Bin-Da Liu (National Cheng Kung University)                                         |
|                          |    |       | Op-Amp-Based Filter vs CCII-Based Filter                                                                                   | Boonruk Chipipop, Boonchareon Sirinaovakul, Satomi Ogawa, and Kenzo Watanabe (King Mongkut's University of Technology Thonoburi) |
| Poster Session           |    |       | MOS Temperature Compensated Crystal Oscillator                                                                             | Takehiko Adachi, and Shoji Izumiya (Yokohama National University)                                                                |
| Poster Session           |    |       | Frequency Detector Analysis for a Wireless LAN Frequency Synthesizer                                                       | Steffen Albrecht, Adam Strak, Yasuaki Sumi, and Mohammed Ismail (Royal Institute of Technology (KTH))                            |
|                          |    |       | Common-Mode and/or Differential-Mode Selecting Noise Suppression Circuits using a Three-Input Operational Amplifier        | Toshiro Tsukada (Semiconductor Technology Academic Research Center)                                                              |
|                          |    |       | Design of Robust Continuous-Time Sigma-Delta Modulator with High Output Swing OTA                                          | Junhua Shen, Kongpang Pun, Chiusing Choy, and Cheongfat Chan (The Chinese University of Hong Kong)                               |
|                          |    |       | Inhibitory Cell Circuit of the Neocognitron-type Artificial Neural Network                                                 | Ken Saito, and Yoshifumi Sekine (Nihon University)                                                                               |
|                          |    |       | Mixed-Signal-Implementation of a Path Searcher for UMTS Mobile Radio                                                       | S. Linzmajer, A. Graupner, and R. Schuffny (Dresden University of Technology)                                                    |
|                          |    |       | A new Approach to Identification and Correction of Structural Modelling Errors in Conservative VHDL-AMS Modells            | Abdulhadi Shoufan, and Sorin A. Huss (Darmstadt University of Technology)                                                        |

Lunch 12:30

Oct. 13 - Oct. 15, 2004

|              |    |       | Systematic Analysis of Unstable Reference Voltage Induced Distortion Effects in Very-<br>High-Speed Pipelined A/D Converters                                               | Weng-Ieng Mok, Pui-In Mak, Seng-Pan U, and R. P. Martins (University of Macau)                              |
|--------------|----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
|              |    | 13:50 | An Improved Binary Algorithmic A/D-converter Architecture                                                                                                                  | Svante Signell, and Liviu Chiaburu (Royal Institute of Technology (KTH))                                    |
|              | 14 | 14:10 | Differential Pipelined Rail-to-Rail ADC consisting of Two-MOSFET's circuitry                                                                                               | Kawori Takakubo, Kazuo Shimizu, and Hajime Takakubo (Meiji University)                                      |
| Converter 1  |    | 14:30 | Gain Error Correction in Pipeline ADCs with Digital Reddundancy                                                                                                            | Antonio J. Gines, Eduardo J. Peralias, and Adoracion Rueda (Centro Nacional de Microelectronica (I.M.S.E.)) |
|              |    | 14:50 | Distortion in Pipelined Analog-to-Digital Convertors                                                                                                                       | Johan Piper, and Jiren Yuan (Lund University)                                                               |
|              |    | 15:10 | Low-Power Design of 10-bit 80-MSPS Pipeline ADCs                                                                                                                           | Tomohiko Ito, Daisuke Kurose, Takeshi Ueno, Takafumi Yamaji, and Tetsuro Itakura (Toshiba Corporation)      |
| Coffee Break |    | 15:30 |                                                                                                                                                                            |                                                                                                             |
| Converter 2  | 14 | 15:50 | Novel Low Jitter Multi-Phase Clock Generation Scheme for Parallel Analog-to-Digital Conversion Systems                                                                     | Sai-Weng Sin, Seng-Pan U, and R. P. Martins (University of Macau)                                           |
|              |    | 16:10 | Influence the High Order Distortion of the Integrator in Continuous-time Band-pass $\Delta\Sigma ADC$ Output                                                               | Rintaro Fujita, Akira Hyogo, and Keitaro Sekine (Tokyo University of Science)                               |
|              |    | 16:30 | A 1-V 2.56-MHz Clock-Rate CMOS Multi-bit $\Delta\Sigma$ Modulator with Reset-Opamp Technique and Pseudo Data-Weighted-Averaging for Portable Audio Data Acquisition System | Hon-Weng Chong, Kai-Yiu Che, Seng-Pan U, and R. P. Martins (University of Macau)                            |
|              |    | 16:50 | A 1-V 5.12-MHz Sampling-Rate 13-bit CMOS $\Delta\Sigma$ Modulator Using Reset-Opamp Technique for Portable Audio Data Acquisition System                                   | Kai-Yiu Che, Hon-Weng Chong, Seng-Pan U, and R. P. Martins (University of Macau)                            |
|              |    | 17:10 | A Cascaded Delta-Sigma DAC using Analog FIR Filter with a New Mismatch Shaper                                                                                              | Akira Yasuda, Koichi Sato, Masahiro Shibata, and Soga Tsuyoshi (Hosei University)                           |
|              |    | 17:30 | Low Power 12-bit Digital-to-Analog Converter Module for Bluetooth Applications                                                                                             | Bhanudeep S. Bindra, A. Stojcevski, and J. Singh (Victoria University)                                      |

Workshop Banquet 14

Oct. 13 - Oct. 15, 2004

|                         | 1  | 0.00  | A 20CUz Wide Leeking Penge Injection Leeked Divide by Two Circuit                                              | Chia-Huang Fu, and Chorng-Kuang Wang (Nationl Taiwan University)                    |
|-------------------------|----|-------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Communication and       |    | 9:00  | A 20GHz Wide Locking Range Injection-Locked Divide-by-Two Circuit                                              |                                                                                     |
|                         | 15 | 9:20  | A 1.3 Gb/s LVDS I/O Interface with On-Chip Calibrated Terminator                                               | Bill M.P. Lam (Fujitsu Microelectronics America)                                    |
|                         |    | 9:40  | A 125 MHz Analog Equalizer with Baseline Wander Cancellation for 1000BASE-T                                    | Fu-Chien Huang, Chih-Chien Hung, Jyh-Yih Yeh, Tai-Cheng Lee, and Chorng-Kuang       |
| Intelligent System 1    | -  |       | Receiver Front End                                                                                             | Wang (National Taiwan University)                                                   |
|                         |    | 10:00 | A Multistandard Transmitter D/A Interface with Embedded Frequency Up-Conversion and Two-Step Channel Selection | Ka-Hou Ao Ieong, Chong-Yin Fok, Seng-Pan U, and R. P. Martins (University of Macau) |
| Coffee Break            |    | 10:20 |                                                                                                                |                                                                                     |
|                         |    | 10.40 | A Complex Low-IF Transceiver Architecture for Relaxing Phase Noize and Settling Time                           | Pui-In Mak, Ka-Hou Ao Ieong, Chong-Yin Fok, Seng-Pan U and R. P. Martins            |
|                         |    | 10:40 | of RF Frequency Synthesizer                                                                                    | (University of Macau)                                                               |
|                         |    |       | A Smart PE ID Tag Circuit for Mouse's Heartheat Signal Extraction                                              | Toshitaka Yamakawa, Takahiro Inoue, Shinichirou Eto, Tomoya Takenaka, Junichi       |
| Communication and       |    |       |                                                                                                                | Chiyoyaga, and Akio Tsuneda (Kumamoto University)                                   |
| Intelligent System 2    | 15 |       | A Multifunctional CMOS A/D Interface for Low-IF/Zero-IF Reconfigurable Multistandard                           |                                                                                     |
| a grange                |    | 11:20 | Wireless Receiver                                                                                              | Pui-In Mak, Seng-Pan U, and R. P. Martins (University of Macau)                     |
|                         | -  | 11:40 | A Low Power CAM using Pass transistor Adiabatic Logic                                                          | G.Josemin Bala, and J. Raja Paul Perinbum (Anna University)                         |
|                         | -  | 12:00 | Temporal Pattern Recognition Circuit Using Hardware Ring Neural Networks                                       | Katsutoshi Saeki, Atsufumi Takeda, and Yoshifumi Sekine (Nihon University)          |
| Lunch                   |    | 12:20 | remporar rattern recognition eneart owing readware king readar retworks                                        | reasonosin bucki, resultanii Tukeda, and Toshiranii bekine (Tvinon Cinversity)      |
| Lunen                   |    | 12.20 | A Compact Low-Voltage High-Power-Efficient CMOS Operational Amplifier with Rail-to-                            |                                                                                     |
|                         |    | 13:30 | Rail Output Stage                                                                                              | Yoshimitsu Takahashi, Akira Hyogo, and Keitaro Sekine (Tokyo University of Science) |
|                         | -  |       | A High Gain Bandpass Amplifier for RF Applications                                                             | Ro-Min Weng, and Pei-Shan Lin (National Dong Hwa University)                        |
|                         | -  |       |                                                                                                                |                                                                                     |
| Amplifier               | 15 | 14:10 | A Simple, Low Voltage OTA Based on MOS Cascode Current Mirror                                                  | Hiroki Sato, Akira Hyogo, and Keitaro Sekine (Tokyo University of Science)          |
|                         | -  |       | 2.5 Gb/s, 72 dBΩ Transimpedance Amplifier in 0.35 μm CMOS                                                      | Hakan Bengtson, and Christer Svensson (Linkopings Universitet)                      |
|                         | -  | 14:50 | A Low Voltage 5.2 GHz LAN with an On-Chip Image Filter                                                         | Stephen Knox, John W. M. Rogers, and N. Garry Tarr (Carleton University)            |
|                         |    | 15:10 | Analysis of Common-Mode Parasitic Oscillation in a Wideband IQ Modulator with Multi-                           | Kiyoyuki Ihara (Taiyo Yuden R&D Center of America)                                  |
|                         |    |       | Stage Differential Amplifiers                                                                                  | 1 J - J - J                                                                         |
| Coffee Break            |    | 15:30 |                                                                                                                |                                                                                     |
|                         | 15 | 15:50 | An Accurate Circuit Model for a General Sample-and-hold Circuit                                                | Gang Xu, and Jiren Yuan (Lund University)                                           |
|                         |    | 16:10 | A CMOS Continuous-Time FPAA Analog Core Using Automatically-Tuned Linear MOS                                   | Jun Yasunari, Takahiro Inoue, Hiroyuki Fuchigami, and Akio Tsuneda (Kumamoto        |
|                         |    | 10.10 | Resistors                                                                                                      | University)                                                                         |
| Modeling, Design & Test |    | 16:30 | AHDL Behavioral Model of Track and Hold Amplifiers For High-Speed High-Resolution                              | Daving V. Alicin, and France Malabarti (University of Taxos et Dallas)              |
|                         |    | 10:30 | ADC                                                                                                            | Devrim Y. Aksin, and Franco Maloberti (University of Texas at Dallas)               |
|                         |    | 1650  | MEDICA DE LA CALIFICA DE LA CALIFICACIONE                                                                      | Masashi Kono, Takanori Komuro, Haruo Kobayashi, Keigo Kimura, Hiroshi Sakayori,     |
|                         |    | 16:50 |                                                                                                                | and Yuzo Yasuda (Gunma University)                                                  |
|                         |    | 17:10 | A Strategy for Testing Analogue Circuits ans Systems Embedded into SoC                                         | HJ Kadim (Liverpool JM University)                                                  |
|                         |    |       | The Design and Test of A CMOS Readout IC for Microbolometer IR FPA                                             | Yung-Chih Liang, and Meng-Lieh Sheu (National Chi-Nan University)                   |
|                         |    |       | Connecting Design&Test in analog/mixed-signal integrated circuits: the case of Oscillation-                    |                                                                                     |
|                         |    | 17:50 | Based Test                                                                                                     | Sevilla (IMSE-CNM))                                                                 |
|                         |    |       | Dasca 10st                                                                                                     | SCTING (MISE-CIVIT))                                                                |
| Closing & Best Paper    | 15 | 18:10 |                                                                                                                |                                                                                     |
| Awarding                | 13 | 10.10 |                                                                                                                |                                                                                     |
|                         |    |       |                                                                                                                |                                                                                     |